A single cycle accessible two-level cache architecture for the energy consumption of embedded systems

Seiichiro Yamaguchi, Tohru Ishihara, Hiroto Yasuura

研究成果: 書籍/レポート タイプへの寄稿会議への寄与

1 被引用数 (Scopus)

抄録

Employing a small L0-cache between an MPU core an L1-cache is one of the most promising approaches for reducing energy consumption of memory subsystems. Since the -cache is small, if there is a hit, the energy consumption will be. On the other hand, if there is a miss, one extra cycle is to access the L1-cache. This leads to a degradation of processor performance. For resolving this problem, a Single accessible Two-level Cache (STC) architecture is proposed this paper. This architecture makes it possible to access to both L0 and the L1 caches from an MPU core in a cycle. Experiments several benchmark programs demonstrate that STC architecture reduces the energy consumption of memory by 13% without any performance degradation compared the best results obtained by previous approaches.

本文言語英語
ホスト出版物のタイトル2008 International SoC Design Conference, ISOCC 2008
ページI188-I191
DOI
出版ステータス出版済み - 2008
イベント2008 International SoC Design Conference, ISOCC 2008 - Busan, 韓国
継続期間: 11月 24 200811月 25 2008

出版物シリーズ

名前2008 International SoC Design Conference, ISOCC 2008
1

その他

その他2008 International SoC Design Conference, ISOCC 2008
国/地域韓国
CityBusan
Period11/24/0811/25/08

!!!All Science Journal Classification (ASJC) codes

  • ハードウェアとアーキテクチャ
  • ソフトウェア

フィンガープリント

「A single cycle accessible two-level cache architecture for the energy consumption of embedded systems」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル