A Next-Generation Cryogenic Processor Architecture

Ilkwon Byun, Dongmoon Min, Gyuhyeon Lee, Seongmin Na, Jangwoo Kim

Research output: Contribution to journalArticlepeer-review

14 Citations (Scopus)

Abstract

Cryogenic computing can achieve high performance and power efficiency by dramatically reducing the device's leakage power and wire resistance at low temperatures. Recent advances in cryogenic computing focus on developing cryogenic-optimal cache and memory devices to overcome memory capacity, latency, and power walls. However, little research has been conducted to develop a cryogenic-optimal core architecture even with its high potentials in performance, power, and area efficiency. In this article, we first develop CryoCore-Model, a cryogenic processor modeling framework that can accurately estimate the maximum clock frequency of processor models running at 77 K. Next, driven by the modeling tool, we design CryoCore, a 77 K-optimal core microarchitecture to maximize the core's performance and area efficiency while minimizing the cooling cost. The proposed cryogenic processor architecture, in this article, achieves the large performance improvement and power reduction and, thus, contributes to the future of high-performance and power-efficient computer systems.

Original languageEnglish
Article number9392317
Pages (from-to)80-86
Number of pages7
JournalIEEE Micro
Volume41
Issue number3
DOIs
Publication statusPublished - May 1 2021
Externally publishedYes

All Science Journal Classification (ASJC) codes

  • Software
  • Hardware and Architecture
  • Electrical and Electronic Engineering

Fingerprint

Dive into the research topics of 'A Next-Generation Cryogenic Processor Architecture'. Together they form a unique fingerprint.

Cite this